How to square floats accurately and efficiently on the ST231 integer processor
Claude-Pierre Jeannerod, Jingyan Jourdan-Lu, Christophe Monat, Guillaume Revy

To cite this version:
Claude-Pierre Jeannerod, Jingyan Jourdan-Lu, Christophe Monat, Guillaume Revy. How to square floats accurately and efficiently on the ST231 integer processor. 2010. <ensl-00532829>

HAL Id: ensl-00532829
https://hal-ens-lyon.archives-ouvertes.fr/ensl-00532829
Submitted on 19 Nov 2010

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
How to square floats accurately and efficiently on the ST231 integer processor

Claude-Pierre Jeannerod\textsuperscript{1,3}, Jingyan Jourdan-Lu\textsuperscript{2,3}, Christophe Monat\textsuperscript{2} and Guillaume Revy\textsuperscript{4}

\textsuperscript{1}INRIA, \textsuperscript{2}STMicroelectronics, \textsuperscript{3}Université de Lyon, \textsuperscript{4}Université de Perpignan

Laboratoire LIP (CNRS, ENS de Lyon, INRIA, UCBL), Université de Lyon — 46, allée d’Italie, 69364 Lyon cedex 07, France
Compilation Expertise Center, STMicroelectronics — 12, rue Jules Horowitz BP217, 38019 Grenoble cedex, France
Laboratoire ELIAUS-DALI, Université de Perpignan Via Domitia — 52 avenue Paul Alduy, 66860 Perpignan cedex 9, France

Abstract

We consider the problem of computing IEEE floating-point squares by means of integer arithmetic. We show how the specific properties of squaring can be exploited in order to design and implement algorithms that have much lower latency than those for general multiplication, while still guaranteeing correct rounding. Our algorithm descriptions are parameterized by the floating-point format, aim at high instruction-level parallelism (ILP) exposure, and cover all rounding modes. We show further that their C implementation for the binary32 format yields efficient codes for targets like the ST231 VLIW integer processor from STMicroelectronics, with a latency at least 1.75x smaller than that of general multiplication in the same context.

Keywords: squaring, binary floating-point arithmetic, correct rounding, IEEE 754, instruction level parallelism, C software implementation, VLIW integer processor

1. Introduction

The STMicroelectronics ST231 is a 32-bit, 64-register, 4-issue, embedded integer VLIW processor. It is currently used in consumer electronics devices (set-top-boxes, sound processors, camera systems...) mainly performing intensive media and signal processing. As this processor has integer-only register file and ALUs, all the single precision floating-point support is available through software emulation, based on the highly optimized FLIP 1.0 library [9]. This comprehensive support is efficient enough to allow application developers to use out-of-the box floating-point code, instead of converting it to fixed-point representations.

However, the implementation of floating-point operations on integer-only processors can lead to sub-optimal use of the computational resources: for example, all binary operators \( f(x, y) \) called with the same argument \( x = y \) lead to redundant unpacking of the floating-point format, and to useless checks for special cases, and fail to exploit some properties of \( f(x, x) \). Since the compiler can detect all static cases of such occurrences, this leads to the idea of specializing operators to gain additional performance.

In this paper we focus on the specialization of the multiplication operator \( f: (x, y) \mapsto x \times y \) into a square operator \( x \mapsto x^2 \). Squares of floating-point values are ubiquitous in scientific computing and signal processing, since they are intensively used in any algorithm requiring the computation of Euclidean norms, powers, sample variances, etc. [6, 11].

We give a thorough study of how to design efficient software for IEEE floating-point squaring on targets like the ST231, that is, by means of integer arithmetic and logic only, and with high ILP exposure.

Our first contribution is to show how the specific properties of squaring can be exploited in order to refine the IEEE specification of multiplication, to deduce definitions of special input and generic input that are suitable for implementation, and to optimize the generic path and the special path for latency. This analysis is done for all rounding modes and presented in a parameterized fashion, in terms of the precision and the exponent range of the input/output floating-point format.

Second, this analysis allows us to produce a complete portable C code for the binary32 format and each rounding mode. On the ST231 processor, the result is a latency of 12 cycles for rounding ‘to nearest even,’ which is 1.75x faster than the 21 cycle latency of the multiply operator of FLIP 1.0; for the other rounding modes, the speedups are even higher and range from 1.9 to 2.3. Also, the average number of instructions issued every cycle lies between 3.4 and 3.5, thus indicating heavy use of the 4 issues available.

Third, we report on some experiments involving non-IEEE variants and square-intensive applications. We show that relaxing the IEEE requirements (finite math only, no
support of subnormals) saves at most 1 cycle in the context of the ST231. We also show that for applications like the Euclidean norm, the sample variance, and binary powering the practical impact of our fast squarer reflects well the best that can theoretically be achieved.

For squaring in integer / fixed-point arithmetic several optimized hardware designs have been proposed; see for example [3, §4.9] as well as [14, 4] and the references therein. However, for squaring in IEEE floating-point arithmetic much less seems to be available and to the best of our knowledge, no optimized design has been presented and analyzed in the details as we do here, be it in hardware or in software. Furthermore, the implementation of squaring for the binary32 format and the ST231 processor outlined in [12] does not support subnormal numbers, is available only for rounding ‘to nearest even,’ and has a latency of 27 cycles, which is 2.25x more than our 12 cycle latency.

**Notation.** For a real number \( r \) we write \( \lfloor r \rfloor \) for the largest integer not greater than \( r \), and \( \lceil r \rceil \) for the smallest integer not less than \( r \). If \( r \) satisfies further \( 0 \leq r < 2 \) then its binary expansion \( \sum_{i \geq 0} r_i 2^{-i} \) with \( r_i \in \{0, 1\} \) for all \( i \) will be simply written \((r_0, r_1 r_2 \ldots)_2\). For a floating-point datum \( x \), we write \( |x| \) for the absolute value of \( x \), assuming implicitly that \( x \) is not NaN. Finally, we shall often use the following square bracket notation: for any true-or-false statement \( S \), let \([S]\) be 1 if \( S \) is true, 0 otherwise.

**Outline.** This paper is organized as follows. After some reminders on the ST231 processor and IEEE binary floating point in Section 2, we show in Section 3 how to specialize to squaring the IEEE specification of multiplication, deduce suitable definitions of generic and special input, and give a high-level algorithmic view of the squaring operator. Sections 4 and 5 then detail our algorithms for handling, respectively, generic and special input by means of integer arithmetic, and give the corresponding C implementation for the binary32 format. The performances of this implementation on the ST231 processor are reported in Section 6, and we conclude in Section 7. The detailed proofs of Properties 1 to 9 have been postponed to Appendix A for more legibility.

## 2. Background

### 2.1. STMicroelectronics’ ST231 processor

The targeted processor is the ST231 from STMicroelectronics. Since it is a scoreboarded VLIW, there is no dynamic instruction dispatch contrary to what could achieve an equivalent 4-way superscalar architecture: reaching the best performance relies heavily on compiler efficiency.

Instruction scheduling is done after code selection, that must be aggressive to favor high ILP. Specifically, the if-conversion optimization that replaces conditional branches by conditional ‘slec’ instructions helps creating large straight-line code regions that are subject to efficient scheduling. The latency of this ‘slec’ instruction is 1 cycle.

Up to four independent instructions can be bundled into a ‘sylable,’ achieving the maximum throughput of four instructions per cycle. One constraint is that the immediate value that can be encoded as part of an instruction is limited to 9-bit signed: a larger 32-bit constant, named extended immediate, can be built by consuming an additional instruction syllable in the bundle. This reduces the actual parallelism available locally, but this compares favorably with other mechanisms such as loading the constant from memory, that incurs a performance impact on the data cache side of the machine.

Only a very small subset of the ST231 instruction set is needed by our squaring algorithms: logical and bitwise operators (\& \&, ||, \&), relational operators (\<\=\, \>=\, >), bitwise shift operators (\<\, >\), addition, subtraction, maximum, and minimum of (un)signed integers (+, −, max, maxu, minu), and finally a multiply operator \texttt{mul} giving the higher half \([AB/2^{32}]\) of the exact product of two 32-bit unsigned integers \( A \) and \( B \). Except for \texttt{mul} whose latency is 3 cycles, the latency of each of these operators is 1 cycle.

### 2.2. IEEE 754-2008 binary floating point

**Binary floating-point data.** As specified in the IEEE 754-2008 standard [7], binary floating-point data consist of quiet or signaling not-a-numbers (qNaN, sNaN), signed zeros (+0, −0), signed infinities (+\( \infty \), −\( \infty \)), and finite nonzero binary floating-point numbers having the following form: given a precision \( p \) and an exponent range \([e_{\min}, e_{\max}]\),

\[
x = (-1)^s \cdot m \cdot 2^e,
\]

where \( s \) is either 0 or 1, and where

\[
m = (m_0, m_1 \ldots m_{p-1})_2 \quad \text{and} \quad e_{\min} \leq e \leq e_{\max}.
\]

Any such number must in fact be either normal \((m_0 = 1)\) or subnormal \((m_0 = 0 \text{ and } e = e_{\min})\). Thus, writing \( \alpha \) for the smallest positive subnormal number and \( \Omega \) for the largest normal number, we have

\[
\alpha = 2^{e_{\min} - p + 1} \quad \text{and} \quad \Omega = (2 - 2^{1-p}) \cdot 2^{e_{\max}}.
\]

**Assumptions on \( e_{\max}, e_{\min}, \text{and } p \).** We shall assume that

\[
e_{\max} = 2^{w-1} - 1 \quad \text{for some positive integer } w,
\]

\[
e_{\min} = 1 - e_{\max}, \quad 2 \leq p < e_{\max},
\]

and we shall write

\[
k = w + p.
\]

All the binary \( k \) formats of the IEEE 754-2008 standard satisfy these assumptions; see [7, Table 3.5] and, for a proof...
that $2 \leq p < e_{\text{max}}$, see Appendix A. This allows us to carry out all the analysis in a parameterized way and specialize later to a given format, for example the binary32 format:

$$w = 8, \quad e_{\text{min}} = -126, \quad e_{\text{max}} = 127, \quad p = 24.$$ 

**Standard encoding into $k$-bit integers.** For the binary $k$ format the standard encoding of $x$ in (1) is via a $k$-bit unsigned integer $X$ whose bit string satisfies

$$X = [s]E_{w-1} \cdots E_0|m_1 \cdots m_{p-1}], \quad E = \sum_{i=0}^{w-1} E_i 2^i, \quad (3)$$

with $E = e - e_{\text{max}} + m_0$. Zeros, infinities, and NaNs are encoded via special values of $X$. In particular, writing $|X| = X \mod 2^{k-1}$, we have

$$x = \begin{cases} +0 & \text{iff } X = 0, \\ +\infty & \text{iff } X = 2^{k-1} - 2^p-1, \\ \text{sNaN} & \text{iff } 2^{k-1} - 2^p-1 < |X| < 2^{k-1} - 2^{p-2}, \\ \text{qNaN} & \text{iff } |X| \geq 2^{k-1} - 2^{p-2}. \end{cases} \quad (4)$$

**Correct rounding.** Besides floating-point data and their encoding into integers, the standard [7, §4.3] defines rounding modes $\circ$ to map any real number $y$ to a unique floating-point datum $x = \circ(y)$. In radix 2 four rounding modes are required: to nearest even (RN), down (RD), up (RU), and to zero (RZ). In the case of the square operator we shall restrict to RN, RD, and RU, since RZ($y$) = RD($y$) when $y \geq 0$.

**Exceptions and flags.** Finally, the standard defines five exceptional situations (invalid operation, division by zero, overflow, underflow, inexact) and requires that they shall be signaled by raising some status flags. For square, all exceptions but ‘division by zero’ can occur, just like for multiply. However, since the status flags are currently not set in the multiply operator of the FLIP library [9] to which we compare, we have not implemented them for square either.

### 3. Specification and high-level algorithm

Squaring being a special case of general multiplication $x \times y$, it is fully specified by the IEEE 754-2008 standard: given a rounding mode $\circ$ and assuming $x = y$, the result $r$ prescribed by [7] for $x \times y$ is as follows:

$$r = \begin{cases} |x| & \text{if } x \in \{\pm 0, \pm \infty\}, \\ \text{sNaN} & \text{if } x \text{ is NaN}, \\ \circ(x^2) & \text{otherwise}. \end{cases} \quad (5)$$

This specification shows that $r$ is essentially known in advance when $x$ is zero, infinity, or NaN. However, in the particular case of squaring, if $|x|$ is nonzero but “small enough” then the rounded value $\circ(x^2)$ will always be equal to a tiny constant. Similarly, if $|x|$ is finite but “large enough” then $\circ(x^2)$ will always be equal to a huge constant. The rest of this section studies such properties of $\circ(x^2)$ in order to refine the specification (5) and deduce a high-level algorithm.

Let $\min_o$ and $\max_o$ denote, respectively, the minimum value and maximum value of $\circ(x^2)$ for $|x|$ in $[\alpha, \Omega]$. Using the monotonicity, for $x \geq 0$, of the map $x \mapsto x^2$ together with the definitions of rounding and overflow in [7], one may check that these values are as follows:

$$\begin{array}{c|c|c|c} \circ & \text{RN} & \text{RD} & \text{RU} \\ \hline \min_o & +0 & +0 & \min_o \\ \max_o & +\infty & \Omega & +\infty \end{array} \quad (6)$$

For which values of $x$ are such extremal values attained? To answer this, let us define the following two quantities

$$\alpha' = 2^\left[(e_{\text{max}} - p)/2\right] \quad \text{and} \quad \Omega' = 2^\left[(e_{\text{max}} + 1)/2\right]. \quad (7)$$

We give below three properties regarding these quantities.

**Property 1.** The values $\alpha'$ and $\Omega'$ defined in (7) are normal floating-point numbers such that $\alpha' < \Omega'$.

**Property 2.** For $\circ \in \{\text{RN}, \text{RD}, \text{RU}\}$ and $x$ a finite nonzero floating-point number, one has $\circ(x^2) = \max_o$ iff $|x| \geq \Omega'$.

The interval $[\Omega', \Omega]$ thus defines the widest input range on which $\max_o$ is achieved. Interestingly, this range is the same for all our rounding modes, which makes things simpler from the implementer point of view. Note also that $\Omega'$ is an integer power of two because of (2a). For $\min_o$ the situation is slightly more complex, as this minimum value is achieved on an input range $[\alpha, \alpha']$ whose upper bound now depends on $\circ$. However, the property below shows that one can suppress this dependency by restricting to input ranges whose upper bound has the form $2^i$ for some integer $i$.

**Property 3.** The value $\alpha'$ in (7) is the largest integer power of two such that, for every finite nonzero floating-point number $x$ in $[\alpha, \alpha']$, $\circ(x^2) = \min_o$ for $\circ \in \{\text{RN}, \text{RD}, \text{RU}\}$.

The main outcome of Properties 2 and 3 is the following specification of floating-point squaring, which refines (5):

$$r = \begin{cases} +0 & \text{if } x = \pm 0, \\ \min_o & \text{if } \alpha \leq |x| < \alpha', \\ \circ(x^2) & \text{if } \alpha' \leq |x| < \Omega', \\ \max_o & \text{if } \Omega \leq |x| \leq \Omega, \\ +\infty & \text{if } x = \pm \infty, \\ \text{sNaN} & \text{if } x \text{ is NaN}. \end{cases} \quad (8)$$

This brings a natural distinction between two kinds of input:

**Definition 1.** Input $x$ is called generic if $\alpha' \leq |x| < \Omega'$, and special otherwise.
By Property 1 every subnormal input is special, so that generic input consist of normal numbers only. The corresponding output \( \circ(x^2) \) must be finite because of the “only if” part in Property 2, but it can be (sub)normal or zero.

Let us now define

\[ C_{\text{spec}} = [x \text{ is special}]. \quad (9) \]

This condition allows us to translate (8) into the following high-level algorithmic description, which shows that squaring essentially reduces to three independent tasks \( T_i \):

- evaluate the condition \( C_{\text{spec}} \) in (9) \( [T_1] \)
- if \( (C_{\text{spec}}) \) then
  - handle special input as in (8) \( [T_2] \)
- else
  - compute \( \circ(x^2) \) \( [T_3] \)

Thanks to if-conversion, the generated assembly for the above algorithm will consist of a straight-line piece of code computing the result \( R_i \) of each task \( T_i \) and ending with a 'slt' instruction that selects \( R_2 \) if \( T_1 \) is true, \( T_3 \) otherwise.

For the design and implementation of each task we shall proceed in two steps as in [1]: assuming unbounded parallelism we optimize the a priori most expensive task first, namely task \( T_3 \) (see Section 4), and then only \( T_1 \) and \( T_2 \), by trying to reuse as much as possible what was computed for \( T_3 \) (see Section 5). The latency of 'slt' being of 1 cycle, the lowest latency we can expect for squaring thus is 1 cycle more than that of \( T_3 \).

4. Computing correctly-rounded squares

In this section we consider the computation of \( \circ(x^2) \) for \( x \) generic, that is, \( x \) as in (1) and such that

\[ \alpha' \leq |x| < \Omega'. \quad (10) \]

By Property 1 such an \( x \) is normal, and thus \( 1 \leq m < 2 \).

4.1. Parameterized formula for \( \circ(x^2) \)

Normalized representation of the exact square. A first step towards the computation of \( \circ(x^2) \) consists in normalizing the representation \( m^2 \cdot 2^{c_c} \) of \( x^2 \) implied by (1a). Let

\[ c = \left \lfloor \frac{m}{\sqrt{2}} \right \rfloor . \quad (11) \]

Defining \( m' = m^2 \cdot 2^{-c} \) and \( e' = c + 2e \) then yields the unique pair \((m', e')\) \( \in \mathbb{R} \times \mathbb{Z} \) such that \( 1 \leq m' < 2 \) and

\[ x^2 = m' \cdot 2^{e'}. \quad (12) \]

This is the so-called normalized representation of the exact square. Tight bounds for \( e' \) are given by the next result.

Property 4. The normalized exponent \( e' \) of \( x^2 \) satisfies

\[ 2[(e_{\text{max}} - p)/2] \leq e' \leq e_{\text{max}}. \]

These bounds for \( e' \) are the best possible ones:

- The lower bound is attained when \( |x| = \alpha' \). It is equal to \( e_{\text{max}} - p - \epsilon \) with \( \epsilon = \left \lfloor p \text{ is odd} \right \rfloor \). One has \( \epsilon = 0 \) for the standard binary32 format, and \( \epsilon = 1 \) for the standard binary64, binary128, and binary80 formats [7, §3.6].
- The upper bound \( e_{\text{max}} \) is attained for example when \( x = (1.1)_{2} \cdot 2^{(e_{\text{max}} - 1)/2} \), which satisfies (10) and whose square is \( (1.001)_{2} \cdot 2^{e_{\text{max}}}. \)

Also, the tight lower bound on \( e' \) is less than \( e_{\text{max}} \) for \( p \geq 2, \) so that both situations \( e' \geq e_{\text{max}} \) and \( e' < e_{\text{max}} \) do occur.

Correctly-rounded value of the exact square. When \( e' \geq e_{\text{max}} \) the normalized representation (12) already allows to express the correctly-rounded value \( \circ(x^2) \). In this case \( x^2 \) lies in the range \([2^{e_{\text{min}}}, 2^{e_{\text{max}}+1}]\) and, since \( m' \in [1, 2), \)

\[ \circ(x^2) = \circ(m') \cdot 2^{e'} = \circ(m^2 \cdot 2^{-c} \cdot 2^{e+2e}). \quad (13a) \]

When \( e' < e_{\text{max}} \) the exact square ranges in \([0, 2^{e_{\text{max}}}]\). 

In this case, we first set the exponent to \( e_{\text{min}} \) and only then round the resulting scaled significand in fixed point:

\[ \circ(x^2) = \circ(m') \cdot 2^{-e_{\text{min}}} = \circ(m^2 \cdot 2^{-c-2e}) \cdot 2^{e_{\text{min}}}, \quad (13b) \]

where \( \circ \) denotes the function that rounds the reals from \([0, 2] \) in the same direction as \( \circ \) but on the regular grid \( \{ i \cdot 2^{1-p} : i = 0, 1, \ldots, 2^p \} \).

In order to handle the cases (13a) and (13b) simultaneously, let us define

\[ \mu = \max(c, e_{\text{min}} - 2e). \quad (14) \]

Since \( \circ \) coincides with \( \circ \) on \([1, 2], \) the correctly-rounded value of the exact square is given in both cases by

\[ \circ(x^2) = \circ(\ell) \cdot 2^d, \quad (15a) \]

where

\[ \ell = m^2 \cdot 2^{-c} \quad \text{and} \quad d = \mu + 2e. \quad (15b) \]

By construction one has \( 0 < \ell < 2 \) and \( e_{\text{min}} \leq d \leq e_{\text{max}}. \) The property below further gives bounds for the range of \( \mu. \)

Property 5. One has \( c \leq \mu \leq p + \epsilon \) with \( \epsilon = \left \lfloor p \text{ is odd} \right \rfloor. \)

Again, these bounds are tight: \( x = 1 \) gives \( \mu = 0, \) while \( x = \pm \alpha' \) gives \( c = 0, e' = e_{\text{max}} - p - c, \) and then \( \mu = p + \epsilon. \)

An explicit formula for \( \circ(\ell). \) The above analysis has reduced, for precision \( p, \) floating-point rounding of the exact result \( x^2 \) to fixed-point rounding of the scaled significand \( \ell \)
in (15). Using classical rounding formulae (see for example [3, §8.4.3]), we now give an explicit expression for $\delta(\ell)$. Writing $\ell = (\ell_0, \ell_1 \ldots \ell_{p-1}\ell_p \ldots)_{2}$ and using $\lor$ for logical OR, the guard bit and sticky bit of $\ell$ are, respectively,

$$g = \ell_p \quad \text{and} \quad t = \ell_{p+1} \lor \ell_{p+2} \lor \ldots.$$  \hspace{1cm} (16)

Its correctly-rounded value is then given by the formula

$$\delta(\ell) = (\ell_0, \ell_1 \ldots \ell_{p-1})_2 + b \cdot 2^{1-p},$$ \hspace{1cm} (17)

where the round bit $b$ satisfies (see [3, pp. 436-437])

$$b = \begin{cases} g \land (\ell_{p-1} \lor t) & \text{if } o = \text{RN}, \\ 0 & \text{if } o = \text{RD}, \\ g \lor t & \text{if } o = \text{RU}. \end{cases} \hspace{1cm} (18)$$

4.2. Implementation for the binary $k$ format

We detail here how to implement, for $x$ generic and the binary $k$ floating-point format, the computation of $r = o(x^2)$ using $k$-bit integer arithmetic and logic. We assume $x$ is given by its standard encoding into an unsigned $k$-bit integer $X$. Since the result $r$ satisfies (15a), it is known (see for example [13, §2.3.1]) that its standard integer encoding $R$ is given by $R = D \cdot 2^{p-1} + L$, where

$$D = d + e_{\max} - 1 \hspace{1cm} (19)$$

and $L = \delta(\ell) \cdot 2^{p-1}$. Using (17) we obtain $L = L + b$ with

$$L = [\ell \cdot 2^{p-1}] \hspace{1cm} (20)$$

and $b$ the sticky bit defined in (18), so that eventually

$$R = D \cdot 2^{p-1} + L + b. \hspace{1cm} (21)$$

Consequently, computing $R$ amounts to deducing $D$, $L$, $b$ from $X$, which we detail now in a parameterized fashion, that is, for the binary $k$ format. We illustrate our analysis for the binary32 format, and the corresponding C code (for rounding ‘to nearest even’) appears in Listing 1. In order to give an idea of the ILP exposed by our approach, we illustrate our analysis in 4 cycles with the ST231 latencies and assuming unbounded parallelism.

Computing $L$. From (15b) and (20) it follows that

$$L = [m^2/2^{1-p+\mu}] \hspace{1cm} (22)$$

and, therefore, we first need to deduce from $X$ an integer encoding of $m$, say $M$, as well as the integer $\mu$.

To produce $M$, recall that $m = (1.m_1 \ldots m_{p-1})_{2}$ as $x$ is normal. Since $p \leq k$ a possible choice is to set up $m \cdot 2^{k-1}$, which can be obtained from (3) by shifting and masking:

$$M = m \cdot 2^{k-1} = (X \ll w) \mid 2^{k-1}. \hspace{1cm} \text{for the binary32 format, where } w = 8 \text{ and } k = 32,$$

corresponds to line 2 in Listing 1; on ST231, this takes 2 cycles and, due to the extended immediate value $2^{11} = (80000000)_{16}$, 3 instruction syllables.

To get $\mu$, recall first that $x$ normal implies $c = E - e_{\max}$. Then, recalling that $e_{\min} = 1 - e_{\max}$ and applying (14),

$$\mu = \max(c, F), \quad F = e_{\max} + 1 - 2E. \hspace{1cm} (23)$$

To get the boolean value $c$, it suffices to remark that (11) and $M = m \cdot 2^{k-1}$ imply

$$c = [M > M_0], \quad \text{with } M_0 = \left[\sqrt{2} \cdot 2^{k-1}\right].$$

To get the (possibly negative) integer $F$, first we extract $2E$ from $X$ in (3) by using the identity

$$2E = (X \gg (p - 2)) \& (2^{w+1} - 2), \hspace{1cm} (24)$$

and then we subtract $2E$ from the constant $e_{\max} + 1$. For the binary32 format the computation of $c$ and $F$ appears at line 3 of Listing 1, where $(b504f333)_{16} = M_0$ for $k = 32$; on ST231 each of $c$ and $F$ takes 3 cycles, so that $\mu$ is eventually obtained in 4 cycles.

Let us now see how to deduce $L$ from $M$ and $\mu$. The property below shows that the $k$ most significant bits of the $2k$-bit integer $M^2$ are enough for that purpose.

\textbf{Property 6.} $L = [H/2^{w-1}]$ with $H = [M^2/2^k]$.

Given $M$ the \texttt{mul} instruction computes the higher half $H$ of $M^2$, which then, by Property 6, simply has to be shifted right by $\mu + w - 1$ in order to yield $L$. For the binary32 format, this appears at lines 5 and 6 of Listing 1. Since here $p = 24$ is even, we deduce from Property 5 that $\mu + 7$ is at most 31, which thus agrees with the C99 specification of the bitwise shift operator [8, p. 84]. With the ST231 latency constraints, both $H$ and $\mu + 7$ are computed from $X$ in 5 cycles, so that $L$ is obtained in 6 cycles.

Computing $b$. We focus here on the most interesting case, rounding to nearest even, for which $b = g \land (\ell_{p-1} \lor t)$ with $g$ and $t$ as in (16).

Note first that $g$ is the least significant bit of the integer $G = [\ell \cdot 2^p] = \sum_{0 \leq i \leq p} \ell_i 2^{p-i}$ and, using a proof similar to that of Property 6, we arrive at

$$g = G \mod 2, \quad G = [H/2^{w-2}].$$

For the binary32 format, the corresponding C code appears at lines 6 and 9 of Listing 1. On ST231, $G$ will have the same latency as $L$ (6 cycles), and we thus get $g$ in 7 cycles.

Since $\ell_{p-1}$ is the least significant bit of $L$ we have

$$\ell_{p-1} = L \mod 2,$$

so that we are left with computing the sticky bit $t$. The next result shows how to recover this bit simply by checking that some lower parts of $H$ and $X$ are nonzero, that is, without computing the lower half of the exact square $M^2$.
Listing 1. Computing $\phi(x^2)$ for the binary32 format, $\phi = \text{RN}$, and $x$ generic.

```
M = (X << 8) | 0x80000000;  // r = +oo
E2 = (X >> 22) & 0x1ff;
F = 128 - E2;
mu = max(c, F);
H = mul(M, M);
L = H >> (mu + 7);     // (19) we deduce that
G = H >> (mu + 6);     // 8 cycles, which yields
T1 = H << (26 - mu);   // 9 cycles. Thus, when
b = (G & 1) & ((L & 1) | (T1 | T2));
return ((mu - F) << 23) + L;  // 10 cycles. Thus, when
```

Property 7. One has $t = [T_1 \neq 0] \lor [T_2 \neq 0]$ with $T_1$ and $T_2$ the two $k$-bit integers given by

$$T_1 = H \ll (p + 2 - \mu) \quad \text{and} \quad T_2 = X \mod 2^{p-k/2}.$$ 

For the binary32 format, Property 7 gives $T_2 = X \mod 2^8$, which can be implemented by masking $X$ as shown at line 1 of Listing 1. The computation of $T_1$ is a mere left shift of $H$ by $26 - \mu$, the latter value ranging in $[0, 31]$ thanks to Property 5. Then notice that the bit $\ell_{p-1} \lor t$ is zero if and only if the integer $U$ obtained by bitwise-ORing the integers $L \& 1$ and $T_1$ and $T_2$ is zero. The logical AND of $g = G \& 1 \in \{0, 1\}$ and $U$ is thus enough to yield $b$, which allows us to avoid testing explicitly if $T_1$ or $T_2$ is nonzero. This is shown at line 9 of Listing 1. The parenthesisization shown there aims to reduce the overall latency for $b$ on ST231: both $L$ and $T_1$ can be obtained in 6 cycles, while $T_2$ costs 1 cycle; therefore, both $L \& 1$ and $T_1 | T_2$ follow in 7 cycles, which yields $b$ in 9 cycles.

**Computing** $D$. From the definitions of $d$ and $D$ in (15b) and (19) we deduce that $D = \mu + 2e + e_{max} - 1$. Hence, recalling that $e = E - e_{max}$ and the definition of $F$ in (23),

$$D = \mu - F.$$ 

For the binary32 format, this subtraction appears at line 10 of Listing 1. Recalling that on ST231 we get $F$ and $\mu$ in, respectively, 3 and 4 cycles, we thus get $D$ in 5 cycles.

**Packing the result.** From (21) the integer encoding $R$ of the result satisfies $R = D \cdot 2^{p-1} + L + b$ and we have just detailed how to get from $X$ the integers $D$, $L$, and $b$. Moreover, assuming the latency model of the ST231, their respective cost has been shown to be of 5, 6, and 9 cycles. This implies a latency of 6 cycles for $D \cdot 2^{p-1}$, and using the parenthesisization shown at the last line of Listing 1 we eventually get $R$ in 10 cycles. Thus, when $\phi$ is RN the overall cost is larger than that of the round bit $b$ by only one cycle.

**Some simplifications when $\phi$ is not RN.** When the rounding mode $\phi$ is RD the round bit $b$ in (18) is zero. Consequently, the instructions involving $G$, $T_1$, $T_2$, and $b$ can be suppressed and the last line of Listing 1 replaced with:

```
return ((mu - F) << 23) + L;
```

When $\phi$ is RU the bit $\ell_{p-1}$ is not needed and $b$ is the logical OR of $g = G \& 1$ and $T_1 | T_2$. In this case, we thus replace line 9 of Listing 1 by:

```
b = (G & 1) | (T1 | T2);
```

With these new codes the expected latency of $R$ on ST231 drops from 10 to 7 cycles for $\phi = \text{RD}$, and from 10 to 9 cycles for $\phi = \text{RU}$.

5. Detecting and handling special input

We first have to decide whether input $x$ is special or not, that is, to compute from $X$ the value of $C_{\text{spec}}$ in (9). By Definition 1 this condition satisfies

$$C_{\text{spec}} = C_{\text{small}} \lor C_{\text{large}} \lor C_{\text{nan}}$$

(25)

with $C_{\text{small}} = [x < a']$, $C_{\text{large}} = [x \geq 10^\epsilon]$ and $C_{\text{nan}} = [x = \text{NaN}]$. The next two properties show how to obtain $C_{\text{small}}$ and $C_{\text{large}} \lor C_{\text{nan}}$ by reusing the value $2E$ computed for the generic case (see (24) and line 2 of Listing 1).

Property 8. $C_{\text{small}} = [2E \leq e_{max} - p - 1]$. **Property 9.** $C_{\text{large}} \lor C_{\text{nan}} = [2E \geq 3e_{max} + 1]$. For the binary32 format, a C fragment implementing $C_{\text{spec}}$ by means of $2E$ and the two previous properties is shown at lines 2 to 4 of Listing 2. On ST231 the cost will be of 4 cycles and, as $C_{\text{spec}}$ is independent of $\phi$, this fragment holds not only for $\phi = \text{RN}$ but also for $\phi \in \{\text{RD, RU}\}$.

Listing 2. Detecting and handling special input for the binary32 format and $\phi = \text{RN}$.

```
// r = -0
absX = X & 0x7fffffff;
E2 = (X >> 22) & 0x1ff;
Cspec = Csmall || Clarge_or_nan;
if (Cspec) {
    if (Csmall) return 0;  // r = +0
    else if (Cnan) return 0x7f800000;  // r = qNaN
    else return 0x7f7f800000;  // r = +oo
} else {
    // generic case (Listing 1).
}
```
Once special input have been filtered out, it remains to return, for the given rounding mode $\circ$, the standard integer encoding $R$ of the associated result $r$ prescribed by (8):

When $\circ$ is RN. We deduce from (6) and (8) that for $x$ special, $r$ must be $+0$ if $|x| < \alpha'$, qNaN if $x$ is NaN, and $+\infty$ otherwise. Implementing this is then straightforward as it suffices to recall from (4) that, on the one hand $0, 2^{k-1} - 2^{p-1}$, and $2^{k-1} - 2^{p-2}$ are standard encodings of $+0, +\infty$, and qNaNs, and that, on the other hand,

$$C_{\text{nan}} = [X \& (2^{k-1} - 1) > 2^{k-1} - 2^{p-1}].$$

For the binary32 format, the computation of $C_{\text{nan}}$ is shown at lines 1 and 2 of Listing 2, while lines 6 to 9 display the computation of $R$. On ST231, lines 6 to 9 will be if-converted as shown by the following pseudo-code:

```c
Rlarge_or_nan = slct(Cnan, 0x7fc00000, 0x7f800000) 
R = slct(Csmall, 0, Rlarge_or_nan)
```

With a latency of 1 cycle for the ‘slct’ instruction and since $C_{\text{nan}}$ costs 2 cycles, we thus get $R$ for $x$ special in 4 cycles.

When $\circ$ is not RN. For $\circ = \text{RD}$ the only difference with the previous case is when $|x| \geq \Omega'$ and, by (6) and (8), we now have $r = \max(|x|, \Omega)$. The standard integer encoding of $\Omega$ is $2^{k-1} - 2^{p-1} - 1$, which equals $(7f7fffff)_{16}$ for the binary32 format. Consequently, it suffices to replace line 9 of Listing 2 with:

```c
else return maxu(absX, 0x7f7ffffff);
```

For $\circ = \text{RU}$, the specification differs from that for $\circ = \text{RN}$ only in the case where $|x| < \Omega'$ and, by (6) and (8), we now have $r = \min(|x|, \alpha)$. Since the standard integer encoding of $\alpha$ is 1, an implementation for the binary32 format follows by simply replacing line 6 in Listing 2 by:

```c
if (Csmall) return minu(absX, 1);
```

On ST231, $R$ still costs 4 cycles as both $\max(|x|, \Omega)$ and $\min(|x|, \alpha)$ have a latency of 2 cycles, like $C_{\text{nan}}$.

### 6. Experimental results obtained on ST231

The C codes detailed in Sections 4 and 5 yield a full implementation of squaring, for the binary32 format and each rounding mode. To check correctness we compiled them with gcc (using a C emulation of the `mul`, `max`, `maxu`, and `minu` operators as given for example in [13, Appendix B]), and compared with the results of multiplication $x \times x$ obtained on an Intel® Xeon® workstation. For each rounding mode this exhaustive test took about five minutes.

We also compiled our C codes with the ST200 compiler, in -O3 for the ST231 processor. The remainder of this section details the performances obtained in this context.

#### 6.1. Operator performances

**Latency and comparison with general multiplication.** The latency on ST231 of our binary32 square implementation is shown in the second column of Table 1. Due to if-conversion, it gives for each rounding mode a number of clock cycles independent of the input value $x$. The values within square brackets indicate the lowest latencies we can theoretically achieve with the ST231 latency constraints and assuming unbounded parallelism; these best latencies follow from our analysis in Sections 4 and 5 and have the form $1 + \mathcal{L}$ with $\mathcal{L}$ the best latency for the generic case. This first experiment shows that the latencies achieved in practice are at most 1 cycle form the best possible ones.

For comparison, the third column of Table 1 displays the latencies of the multiply operator $x \times y$ available in the FLIP 1.0 library and optimized for the ST231 [9]. As shown in the fourth column, our specialization of this multiply operator into a square operator yields a speedup between 1.75 and 2.3, depending on the rounding mode.

<table>
<thead>
<tr>
<th>$\circ$</th>
<th>Square</th>
<th>FLIP 1.0 Multiply</th>
<th>Speedup</th>
</tr>
</thead>
<tbody>
<tr>
<td>RD</td>
<td>9 [8]</td>
<td>21</td>
<td>2.3</td>
</tr>
<tr>
<td>RU</td>
<td>11 [10]</td>
<td>21</td>
<td>1.9</td>
</tr>
<tr>
<td>RZ</td>
<td>9 [8]</td>
<td>18</td>
<td>2</td>
</tr>
</tbody>
</table>

**Table 1.** Latency comparison for square and multiply.

**Instruction-level parallelism.** When designing our algorithms in Sections 4 and 5 we strived to expose as much ILP as we could. To evaluate ILP in practice we use instructions-per-cycle (IPC), which is the parallelism really exposed on the target. As shown in Table 2 it is deduced from the assembly code by dividing the number of instructions by the latency. The IPC achieved is close to the highest ILP reachable within the architectural constraints of the machine, demonstrating a very efficient usage of its resources.

<table>
<thead>
<tr>
<th>$\circ$</th>
<th>Latency $L$</th>
<th>Number $N$ of instructions</th>
<th>IPC = $N/L$</th>
</tr>
</thead>
<tbody>
<tr>
<td>RN</td>
<td>12</td>
<td>42</td>
<td>3.5</td>
</tr>
<tr>
<td>RD</td>
<td>9</td>
<td>31</td>
<td>3.4</td>
</tr>
<tr>
<td>RU</td>
<td>11</td>
<td>37</td>
<td>3.4</td>
</tr>
</tbody>
</table>

**Table 2.** Latency, code size, and IPC for square.

**Comparison with two non-IEEE variants.** To study the impact on latency of relaxing the IEEE 754 specification used so far, we have implemented for each rounding mode a finite-math-only variant and a variant without subnormals.

**Finite math only.** We assume here that input and output are neither infinity nor NaN, and that overflow does not occur. Hence $x$ now satisfies $|x| < \Omega'$. On the one hand, this leaves the generic path unchanged, so that the best possible
latencies are the same as for our IEEE version. On the other hand, (25) becomes $C_{\text{spec}} = C_{\text{small}}$ and the C codes of Section 5 can be simplified accordingly. As the third column of Table 3 shows, in practice this simplification has no impact on latency for RD, while it saves 1 cycle for RN and RU.

**No subnormals.** Here we assume that $x$ is not subnormal, which means, writing $\lambda = 2^{e_{\text{sn}}} \mu$ for the smallest positive normal number, that $x$ is either NaN, zero, or such that $\lambda \leq |x|$. We also assume that if the exact result $x^2$ lies in the subnormal range $(0, \lambda)$ then $r = +0$ for RN and RD, and $r = \lambda$ for RU. Since $x^2 < \lambda$ is equivalent to $|x| < \lambda'$ with $\lambda' = \sqrt{\lambda}$, the specification of this non-IEEE variant can thus be deduced from (6) and (8) simply by replacing $\alpha$ and $\alpha'$ with, respectively, $\lambda$ and $\lambda'$.

For the special path, this relaxed specification implies $C_{\text{small}} = ||x| < \lambda'|$ and the proof of Property 8 can be adapted to show that we now have $C_{\text{small}} = [2E \leq e_{\text{sn}} - 1]$. Thus, it suffices to replace 102 by 126 at line 3 of Listing 2 and, for RU, to replace 1 by $2^{23}$ in the $\minu$ operation. These updates clearly have no impact on the latency.

Concerning the generic path, the case (13b) need not be considered anymore, so that $\mu$ in (14) is now equal to $c$. Hence the $\max$ operation at line 4 of Listing 1 can be removed and we can replace $\mu$ by $c$ at line 6. However, as $H$ still has a latency of 5 cycles, this simplification does not shorten the critical path. This means that the best latencies that we can theoretically achieve with this second non-IEEE variant are the same as for our IEEE version. Furthermore, Table 3 shows that this is true in practice as well.

<table>
<thead>
<tr>
<th></th>
<th>IEEE finite math only no subnormals</th>
</tr>
</thead>
<tbody>
<tr>
<td>RN</td>
<td>12 11 12</td>
</tr>
<tr>
<td>RD</td>
<td>9 9 9</td>
</tr>
<tr>
<td>RU</td>
<td>11 10 11</td>
</tr>
</tbody>
</table>

**Table 3.** Latency comparison with two non-IEEE variants.

### 6.2. Application examples

We now apply our fast operator to some square-intensive algorithms in order to study its effect on real applications. After giving a theoretical model of the speedup achievable on ST231, we show practical speedups and how they match that model. All experiments have been done on the ST231 cycle-accurate simulator, and while we focus on rounding 'to nearest even' (RN) similar results hold for RU and RD.

**Speedup model for loop nests involving squares.** While Table 1 gives speedups for a single replacement of multiply by square, we now evaluate the theoretical expectation of speedup for loops. When the square operator appears in a loop of $n$ iterations, we introduce the definition

$$\text{theoretical speedup} = \frac{(L + \Delta \cdot \sigma) \cdot n + C}{L \cdot n + C}$$

with $L$, $\Delta$, $\sigma$, and $C$ given as follows:

- $L$ is the latency of the loop body where squares are used, which includes the application-related operations inside the loop and the cost to maintain the loop.
- $\Delta$ is the latency gap between multiply and square.
- $\sigma$ is the number of squares in a single iteration.
- $C$ is the cost of the straight-line code outside the loop.

Note that when $n$ tends to infinity, the theoretical speedup tends to $1 + \Delta \cdot \sigma / L$, which does not depend on $C$.

On ST231 the values $\Delta$, $L$, and $C$ have the following features. First, Table 1 gives $\Delta = 21 - 12 = 9$ cycles. Second, $L$ and $C$ can be modelled as

$$L = a \cdot Br + Idx + Ld + C_{in}, \quad C = St + C_{out}.$$  

Here, $Br$ is the cost of a taken branch, which is 3 cycles.

The unrolling transformation done by the compiler has the effect of dividing the number of branches taken to jump back to the head of the loop by the unrolling factor; $a$ in $(0, 1]$ is used to denote this effect. The value of $a$ depends on the application and on the compiler optimization level; to estimate the trend of the speedup, we take $a = 0.5$, meaning that the loop is always unrolled by a factor of 2. $Idx$ is the cost to test loop index, which is 1 cycle; $Ld$ is the cost to load input values, which is 3 cycles. $C_{in}$ (resp. $C_{out}$) is the latency of the application-related code within (resp. outside) the loop; for each application, the values of $C_{in}$ and $C_{out}$ can be deduced from the latencies of the 5 basic operators of FLIP 1.0 [13, Table 1] and from the latency of 12 cycles of our square operator. Finally, $St$ is the cost of stack handling of the function call; it ranges from 10 to 12 cycles depending on the achievable ILP of each application.

The above model has been applied to three application examples, which we review now.

**Example 1: Euclidean norm.** Given a vector $v$ of $n$ floating-point data $v_i$ we consider the computation of its Euclidean norm $\|v\|_2 = \sqrt{\sum_{i=1}^{n} v_i^2}$ by means of three different algorithms.

**Naive algorithm.** Here $\|v\|_2$ is produced by a for loop whose $i$th iteration simply squares $v_i$ and adds it to the current partial sum of squares. Figure 1 shows that the theoretical speedup tends to about 1.185 and that in practice we are close to this value as soon as $n \geq 20$, assuming $n$ is known at runtime. If $n$ is known at compile time then an even higher speedup is observed, since the compiler achieves more efficient loop unrolling optimization. The nine black bullets in Figure 1 illustrate this fact for $n = 2, \ldots, 10$. The greatest speedups are for $n \leq 4$, since in this case all the
parameters are directly passed to the function by registers instead of by stack and the loop is fully unrolled.

**Two-pass algorithm.** This algorithm, which is already mentioned in [2], aims to avoid overflow by first computing \( \|v\|_\infty = \max_i |v_i| \) and then applying the naive algorithm to the scaled vector \([v_i/\|v\|_\infty]\). The input is scanned twice and \(n\) divisions are used. Thus, the speedup we can expect is lower than for the naive algorithm, as shown in Figure 2. However, we see that the practical speedup still matches well the theoretical model as soon as \(n \geq 20\).

**One-pass algorithm.** This algorithm also intends to avoid overflow but requires only one pass over the data, the scaling factor being now computed on the fly. It is an adaptation of Blue’s algorithm [2] attributed to Hammarling and implemented in LAPACK [6, p. 507]. Each of the \(n\) iterations performs exactly 1 square as well as 2 or 4 additional operations, depending on the data \(v_i\). The total number of operations thus varies dynamically and turns out to be maximum when \(|v_1| < |v_2| < \cdots < |v_n|\), and minimum when \(|v_1| \geq |v_2| \geq \cdots \geq |v_n|\). Each of these two extreme cases yields a behavior similar to the one displayed in Figure 2, the limiting value when \(n \to \infty\) being about 1.077 in the first case, and about 1.096 in the second case.

**Example 2: sample variance.** The sample variance of \(v_1, \ldots, v_n\) is \(\frac{1}{n-1} \sum_{i=1}^{n} (v_i - \bar{v})^2\), where \(\bar{v} = \frac{1}{n} \sum_{i=1}^{n} v_i\). It is known [6, p. 11] that it can be evaluated accurately by the naive way, which requires two passes over the data: get \(\bar{v}\) first and then iteratively square and add the \(v_i - \bar{v}\)’s. This method has the same structure as the two-pass algorithm in the previous example (with the maximum replaced by a sum, and the division replaced by a subtraction). Consequently, the theoretical and practical speedups brought by our fast squarer are similar to those in Figure 2.

**Example 3: binary powering.** For a floating-point datum \(x\) and for \(n\) an integer power of two such that \(n \geq 4\), we consider here the evaluation of \(x^n\) by means of \(\log_2 n\) successive squares. The results obtained for this application are shown in Figure 3. The qualitative analysis done for the naive algorithm of Example 1 still applies but, since binary powering does not involve any operation other than squaring, higher speedups are observed.

7. Conclusion and perspectives

This work has presented optimized C codes for IEEE binary32 squaring which are, on ST231, significantly faster than the corresponding implementation of general multiplication, thus demonstrating the practical benefit of operator specialization in this context.

To achieve this, we strived to exploit the specific features of the square operator: it is univariate, always nonnegative, and has predictable overflow ranges; subnormal input can always be handled by the special path; and, in the generic path, the lower half of the exact square of the input significand is not needed, and this even for computing the sticky bit used to provide correct rounding. We also heavily relied on some features of our target processor and its compiler, like VLIW 4-issue parallelism, if-conversion and fast ‘slec’ instruction, fast min and max instructions, and the availability of extended immediates and of an integer multiplier of type ’32 × 32 → 32 high.’ However, as our C codes show, the subset of the ST231 instruction set needed by our fast squarer is extremely modest and, unlike for multiplication,
the leading-zero count instruction is useless in this context.

Furthermore, all our algorithmic descriptions are parameterized by the binary \( k \) format, thus offering increased confidence and flexibility: the correctness analysis is done once for all, and one can deduce portable C codes for various formats in a direct way as soon as the corresponding \( k \)-bit integer arithmetic and logic are available. In fact, we already have such a code for the binary64 format and it relies on a 64-bit integer layer highly optimized for ST231. This code is certainly suboptimal, though, as some parts of the algorithm for binary64 squaring could directly use 32-bit integers. Therefore, it would be interesting to implement an optimized 32-bit version of binary64 squaring and to evaluate the latency improvement compared to the 64-bit version produced with our approach.

Three other extensions would also be worth considering. First, although our approach assumes radix 2 we should investigate to what extent it carries over other radices, and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains.

Three other extensions would also be worth considering. First, although our approach assumes radix 2 we should investigate to what extent it carries over other radices, and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains.

Three other extensions would also be worth considering. First, although our approach assumes radix 2 we should investigate to what extent it carries over other radices, and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains.

Three other extensions would also be worth considering. First, although our approach assumes radix 2 we should investigate to what extent it carries over other radices, and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains.

Three other extensions would also be worth considering. First, although our approach assumes radix 2 we should investigate to what extent it carries over other radices, and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains and especially radix 10. Second, the overhead (in terms of latency and code size) of setting status flags remains.

References


A. Proofs

Proof that \( 2 \leq p < e_{\text{max}} \) for all standard binary formats.

The standard binary formats are defined in [7, Table 3.5]. There we see that, on one hand, this is true when \( k \leq 128 \).

On the other hand, when \( k > 128 \) we have

\[
p = k - j_k + 13 \quad \text{and} \quad e_{\text{max}} = 2^{j_k-14} - 1,
\]

with \( j_k = \text{round}(4 \log_2 k) \), the integer closest to \( 4 \log_2 k \).

(If \( k \) is an integer then \( 4 \log_2 k \) cannot be exactly halfway two consecutive integers, so that no tie can occur.) By definition of round, \( 4 \log_2 k - 1/2 < j_k < 4 \log_2 k + 1/2 \). This implies first that, for \( k > 2^7 \), \( 2 \leq p \leq k \). Second, \( 2^{-14.5} k^4 - 1 < e_{\text{max}} \). Third, \( k^3 > 2^{15.5} \) and then \( 2^{-14.5} k^4 > 2k > k + 1 \), so that \( k < e_{\text{max}} \).

**Proof of Property 1.** Since \( \alpha' \) and \( \Omega' \) in (7) are integer powers of two it suffices to verify that

\[
e_{\text{max}} \leq \left( \frac{(e_{\text{max}} - p)}{2} \right) < \left( e_{\text{max}} + 1 \right) / 2 \leq e_{\text{max}}.
\]

The leftmost inequality is equivalent to \( e_{\text{max}} \leq (e_{\text{max}} - p)/2 \) because \( e_{\text{max}} \) is an integer; since \( e_{\text{max}} = 1 - e_{\text{max}} \), the latter inequality is itself equivalent to \( p < e_{\text{max}} \), which is true by (2b). From (2b) it also follows in particular that \( e_{\text{max}} \geq 1 \), which implies the rightmost inequality. The remaining inequality follows from the fact that (2b) implies that \( e_{\text{max}} \) is negative while \( p \) and \( e_{\text{max}} \) are positive.

**Proof of Property 2.** If \( |x| \geq \Omega' \) then \( x^2 \geq 2^{e_{\text{max}}+1} \), so that \( \alpha(x^2) = \max_{\alpha} \) for each \( \alpha \). Conversely, assume that \( |x| < \Omega' \). Since \( x \) is a finite floating-point number in precision \( p \), we deduce that \( |x| \leq (2 - 2^{-p}) \cdot 2^{(e_{\text{max}}-1)/2} \) and then \( x^2 \leq C \cdot 2^{e_{\text{max}}} \), with \( C = 2(1 - 2^{-p})^2 \). Since \( C < 2 - 2^{-p} \) one has further \( x^2 < \Omega' \). This implies \( \alpha(x^2) < \max_{\alpha} \) for each \( \alpha \) and the conclusion follows.
Proof of Property 3. If $\alpha \leq x < \alpha'$ then $0 < x^2 < \alpha/2$, so that $\text{RN}(x^2) = \text{RD}(x^2) = +0$ and $\text{RU}(x^2) = \alpha$. This shows that $x \in [\alpha, \alpha')$ implies $o(x^2) = \min_o$ for all $o$. To prove the maximality of $\alpha'$ it suffices to check that $\text{RN}(y^2) \neq \min \text{RN}$ for some floating-point number $y$ in $[\alpha', 2\alpha')$, say $y = 3/2 \alpha$. We have $y^2 = 9/4(\alpha - p)/2$ and, using the fact that $[y/2] \geq (i-1)/2$ when $i \in \mathbb{Z}$, we deduce that $y^2 \geq 9/8 \alpha/2 > \alpha/2$. It follows that $\text{RN}(y^2) = \alpha$, which differs from $\min \text{RN} = +0$.

Proof of Property 4. Recalling (7) and taking squares in (10), we obtain $2^2(\epsilon_{\text{ms}} - p)/2 \leq m' \cdot 2^e < 2\epsilon_{\text{ms}} + 1$. On the one hand, $m' < 2$ implies $2 \epsilon_{\text{ms}} - p/2 < e' + 1$ and, since both sides are integers, the announced lower bound follows. On the other hand, $1 \leq m'$ implies $e' < \epsilon_{\text{ms}} + 1$ and, similarly, we deduce the announced upper bound.

Proof of Property 5. The lower bound is an immediate consequence of the definition of $\mu$ in (14). To establish the claimed upper bound we consider two cases:

- If $\mu = c$ then $\mu$ is at most 1 and cannot be larger than $p + e$, since $p \geq 2$ and $e \geq 0$.
- If $\mu = \epsilon_{\text{ms}} - 2e$ then, recalling that $e' = c + 2e$ and noticing that the lower bound in Property 4 equals $\epsilon_{\text{ms}} - p + e$ (because $\epsilon_{\text{ms}}$ is even), we obtain $\mu \leq p + e + c$. Since both $\mu$ and $p + e$ are even integers, and since $c$ is either 0 or 1, it follows that $\mu \leq p + e$.

Hence $\mu \leq p + e$ in both cases, and the proof follows.

Proof of Property 6. From (22), $M = m \cdot 2^{k-1}$, and $k = w + p$ it follows that $L = \lceil y/n \rceil$ with $y = M^2/2^k$ and $n = 2^{w+p-1}$. Since $w \geq 3$ and since, by Property 5, $\mu \geq 0$, $n$ is a positive integer. To conclude it suffices to apply the fact that $\lfloor y/n \rfloor = \lfloor y/n \rfloor$ for $n > 0$ (see [5, p. 72]).

Proof of Property 7. Let $q$ be the number of trailing zeros of $m = (1.m_1 \ldots m_{p-1})_2$. Then $m^2$ can be written

$$m^2 = (s_{-1}s_0.s_1 \ldots s_{2p-2q-2})_2 \quad \text{with} \quad s_{2p-2q-2} = 1.$$ 

Thus, $H = (s_{-1}s_0.s_1 \ldots s_{k-2})_2$ and, using (15b) and (16), we can also decompose the sticky bit as $t = t_1 \lor t_2$ with

$$t_1 = s_{p-\mu+1} \land \ldots \land s_{k-2} \quad \text{and} \quad t_2 = s_{k-1} \land \ldots \land s_{2p-2q-2}.$$ 

By Property 5 and since $w \geq 3$, we have $k - 2 - (p - \mu + 1) + 1 = \mu + w - 2 \in \{1, \ldots, k-1\}$. Hence $t_1 = 1$ if and only if the last $\mu + w - 2$ bits of $H$ are not all zero, that is, if and only if the integer $T_1$ obtained by shifting $H$ left by $k - (\mu + w - 2) = p + 2 - \mu$ is nonzero. Since $s_{2p-2q-2} = 1$ we have $t_2 = 0$ if and only if $k - 1 > 2p - 2q - 2$, that is, if and only if the number $q$ of trailing zeros of $m$ is at least $p - \lfloor k/2 \rfloor$. The latter condition is equivalent to $X \mod 2^p - \lfloor k/2 \rfloor = 0$, which concludes the proof.

Proof of Property 8. Let $|X|$ and $A'$ denote the standard integer encodings of $|x|$ and $\alpha'$, respectively. It is known [10, p. 58] that $|x| < \alpha'$ if and only if $|X| < A'$, that is,

$$|X| \leq A' - 1. \quad \text{(26)}$$

By (3), $|X| = (E + e) \cdot 2^{p-1}$ with $e \in [0, 1 - 2^{1-p}]$ and, by Property 1, $A' = E' \cdot 2^{p-1}$ with $E' = \lceil (\epsilon_{\text{ms}} - p)/2 \rceil + \epsilon_{\text{max}}$. Thus, (26) is equivalent to $E \leq E' - (e + 2^{1-p})$. Since $E$, $E'$ are integers and $e + 2^{1-p} \in [0, 1)$, the latter inequality is equivalent to $E \leq E' - 1$. Now, $\epsilon_{\text{ms}} = 1 - \epsilon_{\text{max}}$ gives $E' - 1 = \lceil (\epsilon_{\text{ms}} - p - 1)/2 \rceil$ and we conclude using the fact that $i \leq \lfloor j/2 \rfloor$ is equivalent, for integers $i, j$, to $2i \leq j$.

Proof of Property 9. We use the same notation as in the proof of Property 8 and write $O'$ for the standard integer encoding of $\Omega'$. The special integer encoding used for NaNs gives $C_{\text{large}} \lor C_{\text{nan}} = \lceil |X| \geq O' \rceil$. By Property 1 we have $O' = (3\epsilon_{\text{ms}} + 1)/2 \cdot 2^{p-1}$, so that $|X| \geq O'$ is equivalent to $E + e \geq (3\epsilon_{\text{ms}} + 1)/2$. Since $e \in [0, 1)$, this is equivalent to $E \geq (3\epsilon_{\text{ms}} + 1)/2$ and the conclusion follows.